]> Gentwo Git Trees - linux/.git/commit
irqchip/sifive-plic: Avoid interrupt ID 0 handling during suspend/resume
authorLucas Zampieri <lzampier@redhat.com>
Tue, 23 Sep 2025 14:43:19 +0000 (15:43 +0100)
committerThomas Gleixner <tglx@linutronix.de>
Tue, 7 Oct 2025 08:23:22 +0000 (10:23 +0200)
commitf75e07bf5226da640fa99a0594687c780d9bace4
treea0576bbe822b1a309038f931695a8c91d535d5ae
parent196754c2a04a8ba682b00ea7c818897295c98967
irqchip/sifive-plic: Avoid interrupt ID 0 handling during suspend/resume

According to the PLIC specification[1], global interrupt sources are
assigned small unsigned integer identifiers beginning at the value 1.
An interrupt ID of 0 is reserved to mean "no interrupt".

The current plic_irq_resume() and plic_irq_suspend() functions incorrectly
start the loop from index 0, which accesses the register space for the
reserved interrupt ID 0.

Change the loop to start from index 1, skipping the reserved
interrupt ID 0 as per the PLIC specification.

This prevents potential undefined behavior when accessing the reserved
register space during suspend/resume cycles.

Fixes: e80f0b6a2cf3 ("irqchip/irq-sifive-plic: Add syscore callbacks for hibernation")
Co-developed-by: Jia Wang <wangjia@ultrarisc.com>
Signed-off-by: Jia Wang <wangjia@ultrarisc.com>
Co-developed-by: Charles Mirabile <cmirabil@redhat.com>
Signed-off-by: Charles Mirabile <cmirabil@redhat.com>
Signed-off-by: Lucas Zampieri <lzampier@redhat.com>
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Link: https://github.com/riscv/riscv-plic-spec/releases/tag/1.0.0
drivers/irqchip/irq-sifive-plic.c